����JFIF��H�H����Exif��MM�*���� ��3����V�����3������3�(��������������������3�����
Server IP : 74.208.127.88 / Your IP : 216.73.216.190 Web Server : Apache/2.4.41 (Ubuntu) System : Linux ubuntu 5.4.0-163-generic #180-Ubuntu SMP Tue Sep 5 13:21:23 UTC 2023 x86_64 User : www-data ( 33) PHP Version : 7.4.3-4ubuntu2.29 Disable Function : pcntl_alarm,pcntl_fork,pcntl_waitpid,pcntl_wait,pcntl_wifexited,pcntl_wifstopped,pcntl_wifsignaled,pcntl_wifcontinued,pcntl_wexitstatus,pcntl_wtermsig,pcntl_wstopsig,pcntl_signal,pcntl_signal_get_handler,pcntl_signal_dispatch,pcntl_get_last_error,pcntl_strerror,pcntl_sigprocmask,pcntl_sigwaitinfo,pcntl_sigtimedwait,pcntl_exec,pcntl_getpriority,pcntl_setpriority,pcntl_async_signals,pcntl_unshare, MySQL : OFF | cURL : ON | WGET : ON | Perl : ON | Python : OFF | Sudo : ON | Pkexec : ON Directory : /usr/lib/modules/5.4.0-163-generic/build/arch/mips/include/asm/dec/ |
Upload File : |
/* SPDX-License-Identifier: GPL-2.0-or-later */ /* * include/asm-mips/dec/ecc.h * * ECC handling logic definitions common to DECstation/DECsystem * 5000/200 (KN02), 5000/240 (KN03), 5000/260 (KN05) and * DECsystem 5900 (KN03), 5900/260 (KN05) systems. * * Copyright (C) 2003 Maciej W. Rozycki */ #ifndef __ASM_MIPS_DEC_ECC_H #define __ASM_MIPS_DEC_ECC_H /* * Error Address Register bits. * The register is r/wc -- any write clears it. */ #define KN0X_EAR_VALID (1<<31) /* error data valid, bus IRQ */ #define KN0X_EAR_CPU (1<<30) /* CPU/DMA transaction */ #define KN0X_EAR_WRITE (1<<29) /* write/read transaction */ #define KN0X_EAR_ECCERR (1<<28) /* ECC/timeout or overrun */ #define KN0X_EAR_RES_27 (1<<27) /* unused */ #define KN0X_EAR_ADDRESS (0x7ffffff<<0) /* address involved */ /* * Error Syndrome Register bits. * The register is frozen when EAR.VALID is set, otherwise it records bits * from the last memory read. The register is r/wc -- any write clears it. */ #define KN0X_ESR_VLDHI (1<<31) /* error data valid hi word */ #define KN0X_ESR_CHKHI (0x7f<<24) /* check bits read from mem */ #define KN0X_ESR_SNGHI (1<<23) /* single/double bit error */ #define KN0X_ESR_SYNHI (0x7f<<16) /* syndrome from ECC logic */ #define KN0X_ESR_VLDLO (1<<15) /* error data valid lo word */ #define KN0X_ESR_CHKLO (0x7f<<8) /* check bits read from mem */ #define KN0X_ESR_SNGLO (1<<7) /* single/double bit error */ #define KN0X_ESR_SYNLO (0x7f<<0) /* syndrome from ECC logic */ #ifndef __ASSEMBLY__ #include <linux/interrupt.h> struct pt_regs; extern void dec_ecc_be_init(void); extern int dec_ecc_be_handler(struct pt_regs *regs, int is_fixup); extern irqreturn_t dec_ecc_be_interrupt(int irq, void *dev_id); #endif #endif /* __ASM_MIPS_DEC_ECC_H */